Part Number Hot Search : 
LC020 DSPIC3 063EB M54531P C1602 BA80R CT2566 IRF54
Product Description
Full Text Search
 

To Download DS1258W Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  1 of 9 052902 features  10-year minimum data retention in the absence of external power  data is automatically protected during a power loss  separate upper byte and lower byte chip select inputs  unlimited write cycles  low-power cmos  read and write access times as fast as 100ns  lithium energy source is electrically disconnected to retain freshness until power is applied for the first time  optional industrial temperature range of -40  c to +85  c, designated ind pin assignment pin description a0 - a16 - address inputs dq0 - dq15 - data in/data out ceu - chip enable upper byte cel - chip enable lower byte we - write enable oe - output enable v cc - power (+3.3v) gnd - ground description the DS1258W 3.3v 128k x 16 nonvolatile sram is a 2,097,152-bit, fully static, nonvolatile (nv) sram, organized as 131,072 words by 16 bits. each nv sram has a self-contained lithium energy source and control circuitry, which constantly monitors v cc for an out-of-tolerance condition. when such a condition occurs, the lithium energy source is automatically switched on and write protection is unconditionally enabled to prevent da ta corruption. dip-package DS1258W devices can be used in place of solutions which build nonvolatile 128k x 16 memory by utilizing a va riety of discrete components. there is no limit on the number of write cycles that can be executed and no add itional support circuitry is required for microprocessor interfacing. DS1258W 3.3v 128k x 16 nonvolatile sram www.maxim-ic.com 1 v cc 40 ceu 13 2 3 4 5 6 7 8 9 10 11 12 14 39 40-pin encapsulated package 740mil extended dq15 dq13 dq11 dq10 dq9 dq8 gnd dq7 dq5 dq6 we a 16 a 15 a 14 a 13 a 12 a 11 a 10 a 9 gnd a 8 a 6 a 7 38 37 36 35 34 33 32 31 30 29 27 28 cel dq14 dq12 dq4 dq3 15 16 26 25 a 5 a 4 17 18 dq1 dq2 a 2 a 3 23 24 dq0 oe 19 20 22 21 a 1 a 0 .com .com .com 4 .com u datasheet
DS1258W 2 of 9 read mode the DS1258W executes a read cycle whenever we (write enable) is inactive (high) and either/both of ceu or cel (chip enables) are active (low) and oe (output enable)is active (low). the unique address specified by the 17 address inputs (a0-a16) define s which of the 131,072 words of data is accessed. the status of ceu and cel determines whether all or part of the addresse d word is accessed. if ceu is active with cel inactive, then only the upper byte of the addressed word is accessed. if ceu is inactive with cel active, then only the lower byte of the addressed word is accessed. if both the ceu and cel inputs are active (low), then the entire 16-bit word is accessed. valid data will be available to the 16 data output drivers within t acc (access time) after the last address i nput signal is stable, providing that ceu , cel and oe access times are also satisfied. if ceu , cel , and oe access times are not satisfied, then data access must be measured from the later-occurring signal, and the limiting parameter is either t co for ceu , cel , or t oe for oe rather than address access. write mode the DS1258W executes a write cycle whenever we and either/both of ceu or cel are active (low) after address inputs are stable. th e unique address specified by the 17 address inputs (a0-a16) defines which of the 131,072 words of data is accessed. the status of ceu and cel determines whether all or part of the addressed word is accessed. if ceu is active with cel inactive, then only the upper byte of the addressed word is accessed. if ceu is inactive with cel active, then only the lower byte of the addressed word is accessed. if both the ceu and cel inputs are active (low), then the entire 16-bit word is accessed. the write cycle is terminated by the earlier rising edge of ceu and/or cel , or we . all address inputs must be kept va lid throughout the write cycle. we must return to the high state for a minimum recovery time (t wr ) before another cycle can be initiated. the oe control signal should be kept inactive (high) during write cycles to avoid bus cont ention. however, if the output drivers are enabled ( ceu and/or cel , and oe active) then we will disable the outputs in t odw from its falling edge. read/write function table 1 oe we cel ceu v cc current dq0-dq7 dq8-dq15 cycle performed hh x x i cco high-z high-z output disabled l h l l output output l h l h output high-z lh h l i cco high-z output read cycle x l l l input input x l l h input high-z xl h l i cco high-z input write cycle xx h h i ccs high-z high-z output disabled data retention mode the DS1258W provides full functional capability for v cc greater than 3.0v, and write-protects by 2.8v. data is maintained in the absence of v cc without any additional support circuitry. the nonvolatile static rams constantly monitor v cc . should the supply voltage decay, the nv srams automatically write- protect themselves, all inputs become ?don?t care ,? and all outputs become high impedance. as v cc falls below approximately 2.5v, a power-s witching circuit connects the lithium energy source to ram to retain data. during power-up, when v cc rises above approx imately 2.5v, the power switching circuit .com .com .com .com 4 .com u datasheet
DS1258W 3 of 9 connects external v cc to ram and disconnects the lithium energy source. normal ram operation can resume after v cc exceeds 3.0v. freshness seal each DS1258W device is shipped from dallas semiconductor with its lithium energy source disconnected, guaranteeing full energy capacity. when v cc is first applied at a level greater than 3.0v, the lithium energy source is enabled for battery backup operation. .com .com .com .com 4 .com u datasheet
DS1258W 4 of 9 absolute maximum ratings* voltage on any pin relativ e to ground -0.3v to +4.6v operating temperature range 0c to 70c, -40  c to +85  c for industrial parts storage temperature range -40c to +70c, -40  c to +85  c for industrial parts soldering temperature see ipc/jedec j-std-020a specification * this is a stress rating only and f unctional operation of the device at these or any other conditions above those indicated in the operation sections of this specification is not implied. exposure to absolute maximum rating conditions for extended periods of time may affect reliability. recommended dc operating conditions ( t a : see note 10 ) parameter symbol min typ max units notes power supply voltage v cc 3.0 3.3 3.6 v logic 1 v ih 2.2 v cc v logic 0 v il 0.0 0.4 v dc electrical characteristics (t a : see note 10) (v cc = 3.3v  0.3v) parameter symbol min typ max units notes input leakage current i il -2.0 +2.0  a i/o leakage current ce  v ih  v cc i io -1.0 +1.0  a output current @ 2.2v i oh -1.0 ma output current @ 0.4v i ol 2.0 ma standby current ceu , cel =2.2v i ccs1 100 450  a standby current ceu , cel =v cc -0.2v i ccs2 60 250  a operating current i cco1 100 ma write protection voltage v tp 2.8 2.9 3.0 v capacitance ( t a = +25  c) parameter symbol min typ max units notes input capacitance c in 20 25 pf input/output capacitance c i/o 510pf .com .com .com .com 4 .com u datasheet
DS1258W 5 of 9 dc electrical characteristics (t a : see note 10) (v cc = 3.3v  0.3v) DS1258W-100 DS1258W-150 parameter symbol min max min max units notes read cycle time t rc 100 150 ns access time t acc 100 150 ns oe to output valid t oe 50 70 ns ce to output valid t co 100 150 ns oe or ce to output valid t coe 55ns5 output high-z from deselection t od 35 35 ns 5 output hold from address change t oh 55ns write cycle time t wc 100 150 ns write pulse width t wp 75 100 ns 3 address setup time t aw 00ns write recovery time t wr1 t wr2 5 20 5 20 ns ns 12 13 output high z from we t odw 35 35 ns 5 output active from we t oew 55ns5 data setup time t ds 40 60 ns 4 data hold time t dh1 t dh2 0 20 0 20 ns ns 12 13 read cycle see note 1 .com .com .com .com 4 .com u datasheet
DS1258W 6 of 9 write cycle 1 see note 2, 3, 4, 6, 7, 8 and 12 write cycle 2 .com .com .com .com 4 .com u datasheet
DS1258W 7 of 9 power-down/power-up condition power-down/power-up timing (t a : see note 10) parameter symbol min typ max units notes v cc fail detect to ce and we inactive t pd 1.5  s 11 v cc slew from v tp to 0v t f 150  s v cc slew from 0v to v tp t r 150  s v cc valid to ce and we inactive t pu 2ms v cc valid to end of write protection t rec 125 ms (t a = +25  c) parameter symbol min typ max units notes expected data retention time t dr 10 years 9 warning: under no circumstance are negative undershoots, of any amplitude, allowed when device is in battery backup mode. .com .com .com .com 4 .com u datasheet
DS1258W 8 of 9 notes: 1) we is high for a read cycle. 2) oe = v ih or v il . if oe = v ih during write cycle, the output buffers remain in a high impedance state. 3) t wp is specified as the logical and of ceu or cel and we . t wp is measured from the latter of ceu , cel or we going low to the earlier of ceu , cel or we going high. 4) t ds is measured from the earlier of ceu or cel or we going high. 5) these parameters are sampled with a 5pf load and are not 100% tested. 6) if the ceu or cel low transition occurs simultaneously with or later than the we low transition in the output buffers remain in a high impedance state during this period. 7) if the ceu or cel high transition occurs prior to or simultaneously with the we high transition, the output buffers remain in high imp edance state during this period. 8) if we is low or the we low transition occurs prior to or simultaneously with the ceu or cel low transition, the output buffers remain in a high impedance state during this period. 9) each DS1258W has a built-in switch that disconnects the lithium source until v cc is first applied by the user. the expected t dr is defined as accumulative time in the absence of v cc starting from the time power is first applied by the user. 10) all ac and dc electrical characteristics are valid over the full operating temperature range. for commercial products, this range is 0 to +70  c. for industrial products, this range is -40  c to +85  c. 11) in a power-down condition the voltage on any pin may not exceed the voltage on v cc . 12) t wr1 , t dh1 are measured from we going high. 13) t wr2 , t dh2 are measured from ceu or cel going high. 14) DS1258W dip modules are recognized by underwriters laboratory (u.l. ? ) under file e99151. dc test conditions ac test conditions outputs open output load: 100pf + 1ttl gate cycle = 200ns input pulse levels: all voltages are referenced to ground 0.0v to 2.7v timing measurement reference levels input: 1.5v output: 1.5v input pulse rise and fall times: 5ns ordering information ds1258 wp - sss - iii operating temperature range blank: 0  to +70  c ind: -40  to +85  c access speed 100: 100ns 150: 150ns package type blank: 40-pin (600mil) dip .com .com .com .com 4 .com u datasheet
DS1258W 9 of 9 DS1258W nonvolatile sram 40-pin, 740-mil extended module pkg 40-pin dim min max a in. mm 2.080 52.83 2.100 53.34 b in. mm 0.715 18.16 0.740 18.80 c in. mm 0.345 8.76 0.365 9.27 d in. mm 0.085 2.16 0.115 2.92 e in. mm 0.015 0.38 0.030 0.76 f in. mm 0.120 3.05 0.160 4.06 g in. mm 0.090 2.29 0.110 2.79 h in. mm 0.590 14.99 0.630 16.00 j in. mm 0.008 0.20 0.012 0.30 k in. mm 0.015 0.43 0.025 0.58 .com .com .com 4 .com u datasheet


▲Up To Search▲   

 
Price & Availability of DS1258W

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X